Hello,
I found some disagreement between the TE0720 manual on this site and the Reference Design concerning the function of the X0-X7 lines that go from the FPGA to the System Controller. In particular, the manual seems to be outdated, because the Reference Design works as intended on my TE0720-1CF board.
The manual doesn't define the functions of X0 and X7, and places the I2C bus on the X1-X3 lines, while in your example X0 is a GPIO line that switches between accelerometer and magnetometer and the I2C bus is on X1,X5 and X7. Only X1 stays the same in both cases.
This is probably due to a revision of the CPLD firmware.
Could someone please explain what are the current functions of these X0-X7 lines (and the frequency of XCLK too, which I could not find anywhere)?
A.Vignani