Hello,
I've been working with two of the TE0820 series boards (CG and EV) mounted to the TE0706 carrier board. After inserting a few lines in the devicetree to get the SD card working in linux - all was well.
I have a custom HDL design running in the FPGA and communication up with the arm cores. I went to insert an ILA core using the 'Setup Debug' option in Vivado (2018.2) - as I have always done - but no matter what I try I'm not able to see this core in the Hardware manager. I am able to see the FPGA and arm_dap_1, but that is it.
Looking around I found someone on this forum who ran into a similar issue here:
https://forum.trenz-electronic.de/index.php?topic=807.0If I run 'report_debug_core' in my implemented design I see everything is there.
Perhaps the processor is not up after programming a bitstream, and this is why the cores can't be seen. I've also tried to manually bring up the arm system using xsct but this didn't work either.
I see the reference designs use the VIO core and that apparently works. I believe I've seen elsewhere on the internet that the VIO core works in some instances when people are struggling with the ILA. Is this why the VIO core is in the reference design and not an ILA? Having to use VIO instead of ILA would be a massive productivity hit as that core is very limited compared to the ILA tool.
I really like these trenz products and would like to use them on a number of systems at work. However, being able to use Vivado ILA is ESSENTIAL to any engineer working with these SOCs. So far the rigor involved in getting this working has been very frustrating. A similar Avnet product has the ILA core detected first try.
Please help me! I look forward to a solution to this so I can move forward with these trenz systems.
Thank you in advance!